发明名称
摘要 A semiconductor integrated circuit device includes a DLL circuit. The DLL circuit includes a frequency divider which frequency-divides an input clock at a frequency dividing ratio which is varied depending on a frequency of the input clock and thus results in a dummy clock and a reference clock. A delay system includes a variable delay circuit which delays the dummy clock. A control circuit controls a delay amount of the variable delay circuit so that a phase of a delayed dummy clock from the delay system and the reference clock becomes zero.
申请公布号 JP3993717(B2) 申请公布日期 2007.10.17
申请号 JP19990161331 申请日期 1999.06.08
申请人 发明人
分类号 G11C11/407;G11C11/4076;G06F1/08;G06F1/10;G11C7/10;G11C7/22;G11C11/406;H03K5/13;H03K5/135;H03K23/58;H03L7/00;H03L7/081 主分类号 G11C11/407
代理机构 代理人
主权项
地址