发明名称 HIERARCHICAL TEST SYSTEM ARCHITECTURE
摘要 <p>A hierarchical complex logic tester architecture is disclosed which minimizes the encoding of program information for testing. The architecture takes advantage of the fact that much of the information applied as test signals to pins of a device under test, changes little from test cycle to test cycle. In one aspect of the invention, run length encoding techniques are used for identifying the number of test cycles over which a given test pin is to be maintained in a particular signal state. In another aspect of the invention, use is made of a small memory associated with each signal pin of the device to be tested. There may be a small plurality of for example, 16 different kinds of signals which can be applied to or received from a given signal pin of a device under test. The dedicated small memory associated with each device pin to be tested, will have the ability to store from one to 16 states. The current states stored in a dedicated-per-pin memory will enable one of the 16 different types of test signals per test cycle to be applied to the particular device pin. Thus, the types of signal driving or sensing for each of the plurality of pins for a device under test, need only be indicated once to the per-pin-memory over a large plurality of test cycles. This enables consecutive test cycles to be applied to the device under test under the control of a relatively small number of tester program words.</p>
申请公布号 EP0222084(A3) 申请公布日期 1988.11.02
申请号 EP19860111770 申请日期 1986.08.26
申请人 INTERNATIONAL BUSINESS MACHINES CORPORATION 发明人 MILLHAM, ERNEST H.
分类号 G01R31/28;G01R31/317;G01R31/3183;G01R31/319;H03M7/30;(IPC1-7):G01R31/28 主分类号 G01R31/28
代理机构 代理人
主权项
地址