发明名称 Single-event effect tolerant latch circuit and flip-flop circuit
摘要 Disclosed are a latch circuit and a flip-flop circuit, which are capable of suppressing occurrence of a single-event effect, and, in the event of a single-event transient (SET), elimination adverse effects thereof on the circuit. The latch circuit comprises a dual-port inverter, and a dual-port clocked inverter including no transmission gate to reduce a region of strong electric field to be formed. A delay time is set up in a clock to eliminate adverse effects of the SET, and a leading-edge delayed clock to be entered into one of two storage nodes is generated in such a manner as to delay a transition of the storage node and the entire storage nodes from a latch mode to a through mode while preventing an increase in hold time due to the delay time.
申请公布号 US7576583(B2) 申请公布日期 2009.08.18
申请号 US20060638189 申请日期 2006.12.12
申请人 JAPAN AEROSPACE EXPLORATION AGENCY;HIGH-RELIABILITY ENGINEERING & COMPONENTS CORPORATION 发明人 KUBOYAMA SATOSHI;SHINDOU HIROYUKI;ILDE YOSHIYA;MAKIHARA AKIKO
分类号 H03K3/00 主分类号 H03K3/00
代理机构 代理人
主权项
地址