发明名称 Structures for and method of silicide formation on memory array and peripheral logic devices
摘要 A memory device and peripheral circuitry on a substrate are described, made by a process that includes forming a charge trapping structure having a first thickness over a first area. A first gate dielectric layer having a second thickness is formed for low-voltage transistors. A second gate dielectric layer having a third thickness, greater than the second thickness, is formed for high-voltage transistors. Polysilicon is deposited and patterned to define word lines and transistor gates. The thickness of the second gate dielectric layer in regions adjacent the gates, and over a source and drain regions, is reduced to a thickness that is close to that of the second thickness. Dopants are implanted for formation of source and drain regions in the second and third areas. A silicon nitride spacer material is deposited over the word lines and gates, and etched to form sidewall spacers on the gates. Dopants are implanted aligned with the sidewall spacers in the second and third areas. The gate dielectric layers are selectively etched to expose the substrate adjacent the sidewall spacers, and to expose word lines and gates without exposing the substrate in the bit line contract regions. A self-aligned silicide formation is then applied. A portion of the charge trapping structure in the bit line contact regions acts as a mask to prevent silicide formation. An interlayer dielectric and bit line contacts are formed in the bit line contact regions. Patterned conductor layers are formed over the interlayer dielectric.
申请公布号 US7517737(B2) 申请公布日期 2009.04.14
申请号 US20070672150 申请日期 2007.02.07
申请人 MACRONIX INTERNATIONAL CO., LTD. 发明人 LI YI HUNG;PAN JEN CHUAN;KIM JONGOH
分类号 H01L21/335 主分类号 H01L21/335
代理机构 代理人
主权项
地址