发明名称 Transistor or semiconductor device comprising ohmic contact in an epitaxy substrate
摘要 Provided are a transistor of a semiconductor device and method of fabricating the same. The transistor includes: an epitaxy substrate disposed on a semi-insulating substrate and having a buffer layer, a first Si planar doping layer, a first conductive layer, a second Si planar doping layer, and a second conductive layer, which are sequentially stacked, the second Si planar doping layer having a doping concentration different from that of the first Si planar doping layer; a source electrode and a drain electrode diffusing into the first Si planar doping layer to a predetermined depth and disposed on both sides of the second conductive layer to form an ohmic contact; and a gate electrode disposed on the second conductive layer between the source and drain electrodes and being in contact with the second conductive layer. In this structure, both isolation and switching speed of the transistor can be increased. Also, the maximum voltage limit applied to the transistor is increased due to increases in gate turn-on voltage and threshold voltage and a reduction in parallel conduction element. As a result, the power handling capability of the transistor can be improved, thus improving a high-power low-distortion characteristic and an isolation characteristic.
申请公布号 US7518166(B2) 申请公布日期 2009.04.14
申请号 US20050179971 申请日期 2005.07.11
申请人 ELECTRONICS AND TELECOMMUNICATIONS RESEARCH INSTITUTE 发明人 MUN JAE KYOUNG;LIM JONG WON;CHANG WOO JIN;JI HONG GU;AHN HO KYUN;KIM HAE CHEON
分类号 H01L29/74 主分类号 H01L29/74
代理机构 代理人
主权项
地址