发明名称 RELAXED REMAINDER CONSTRAINTS WITH COMPARISON ROUNDING
摘要 A system and method for efficient floating-point rounding in computer systems. A computer system may include at least one floating-point unit for floating-point arithmetic operations such as addition, subtraction, multiplication, division and square root. For the division operation, the constraints for the remainder may be relaxed in order to reduce the area for look-up tables. An extra internal precision bit may not be used. Only one quotient may be calculated, rather than two, further reducing needed hardware to perform the rounding. Comparison logic may be required that may add a couple of cycles to the rounding computation beyond the calculation of the remainder. However, the extra latency is much smaller than a second FMAC latency.
申请公布号 US2009094308(A1) 申请公布日期 2009.04.09
申请号 US20070869426 申请日期 2007.10.09
申请人 FIT-FLOREA ALEXANDRU;DAS-SARMA DEBJIT 发明人 FIT-FLOREA ALEXANDRU;DAS-SARMA DEBJIT
分类号 G06F7/483 主分类号 G06F7/483
代理机构 代理人
主权项
地址