发明名称 Semiconductor devices having pFET with SiGe gate electrode and embedded SiGe source/drain regions and methods of making the same
摘要 In a method of making a semiconductor device, a first gate stack is formed on a substrate at a pFET region, which includes a first gate electrode material. The source/drain regions of the substrate are etched at the pFET region and the first gate electrode material of the first gate stack is etched at the pFET region. The etching is at least partially selective against etching oxide and/or nitride materials so that the nFET region is shielded by a nitride layer (and/or a first oxide layer) and so that the spacer structure of the pFET region at least partially remains. Source/drain recesses are formed and at least part of the first gate electrode material is removed by the etching to form a gate electrode recess at the pFET region. A SiGe material is epitaxially grown in the source/drain recesses and in the gate electrode recess at the pFET region. The SMT effect is achieved from the same nitride nFETs mask.
申请公布号 US7800182(B2) 申请公布日期 2010.09.21
申请号 US20060602117 申请日期 2006.11.20
申请人 INFINEON TECHNOLOGIES AG;CHARTERED SEMICONDUCTOR MANUFACTURING, LTD. 发明人 HAN JIN-PING;GUTMANN ALOIS;KNOEFLER ROMAN;YAN JIANG;STAPELMANN CHRIS;LIAN JINGYU;CHONG YUNG FU
分类号 H01L23/62 主分类号 H01L23/62
代理机构 代理人
主权项
地址