发明名称 All digital phase locked loop architecture for low power cellular applications
摘要 A novel mechanism that is operative to observe and compare the differentiated phase of the reference and variable PLL loop signals using a frequency detector. The resultant phase differentiated error is then accumulated to yield the phase error. The operation of the loop with the frequency detector is mathematically equivalent to that of the phase detector. A frequency error accumulator is used to generate the integral of the frequency error. The frequency error accumulator also enables stopping the accumulation of the frequency upon detection of a sufficiently large perturbation, effectively freezing the operation of the loop as subsequent frequency error updates are not accumulated. Upon removal of the phase freeze event, accumulation of the frequency error and consequently normal loop operation resumes.
申请公布号 US7801262(B2) 申请公布日期 2010.09.21
申请号 US20060551150 申请日期 2006.10.19
申请人 TEXAS INSTRUMENTS INCORPORATED 发明人 WALLBERG JOHN;STASZEWSKI ROBERT B.
分类号 H03D3/24 主分类号 H03D3/24
代理机构 代理人
主权项
地址