发明名称 Spectral and information theoretic method of test point, partial-scan, and full-scan flip-flop insertion to improve integrated circuit testability
摘要 Design for testability (DFT) algorithms, which use both gradient descent and linear programming (LP) algorithms to insert test points (TPs) and/or scanned flip-flops (SFFs) into large circuits to make them testable are described. Scanning of either all flip-flops or a subset of flip-flops is supported. The algorithms measure testability using probabilities computed from logic simulation, Shannon's entropy measure (from information theory), and spectral analysis of the circuit in the frequency domain. The DFT hardware inserter methods uses toggling rates of the flip-flops (analyzed using digital signal processing (DSP) methods) and Shannon entropy measures of flip-flops to select flip-flops for scan. The optimal insertion of the DFT hardware reduces the amount of DFT hardware, since the gradient descent and linear program optimizations trade off inserting a TP versus inserting an SFF. The linear programs find the optimal solution to the optimization, and the entropy measures are used to maximize information flow through the circuit-under-test (CUT). The methods limit the amount of additional circuit hardware for test points and scan flip-flops.
申请公布号 US8164345(B2) 申请公布日期 2012.04.24
申请号 US20090454476 申请日期 2009.05.18
申请人 RUTGERS, THE STATE UNIVERSITY OF NEW JERSEY 发明人 BUSHNELL MICHAEL L.;AUSOORI RAGHUVEER;KHAN OMAR;MEHTA DEEPAK;CHEN XINGHAO
分类号 G01R31/02;G01R31/28;G06F17/50 主分类号 G01R31/02
代理机构 代理人
主权项
地址