发明名称 METHOD AND SYSTEM FOR REDUCING TRACE LENGTH AND CAPACITANCE IN A LARGE MEMORY FOOTPRINT
摘要 A method and system are disclosed to reduce trace length and capacitance in a large memory footprint. When more dual in-line memory module (DIMM) connectors are used per memory channel, the overall bus bandwidth may be affected by trace length and trace capacitance. In order to reduce the overall trace length and trace capacitance, the system and method use a palm tree topology placement, i.e., back-to-back DIMM placement, to place surface mount technology (SMT) DIMM connectors (instead of through-hole connectors) back-to-back in a mirror fashion on each side of a printed circuit board (PCB). The system and method may improve signal propagation time when compared to the commonly used traditional topology placements in which all DIMM connectors are placed on one side of the PCB.
申请公布号 US2012175160(A1) 申请公布日期 2012.07.12
申请号 US200913265323 申请日期 2009.04.17
申请人 KADRI RACHID M.;CONTRERAS STEPHEN F. 发明人 KADRI RACHID M.;CONTRERAS STEPHEN F.
分类号 H05K1/16;H05K3/30 主分类号 H05K1/16
代理机构 代理人
主权项
地址