发明名称 CYCLE ACCURATE AND CYCLE REPRODUCIBLE MEMORY FOR AN FPGA BASED HARDWARE ACCELERATOR
摘要 A method, system and computer program product are disclosed for using a Field Programmable Gate Array (FPGA) to simulate operations of a device under test (DUT). The DUT includes a device memory having a number of input ports, and the FPGA is associated with a target memory having a second number of input ports, the second number being less than the first number. In one embodiment, a given set of inputs is applied to the device memory at a frequency Fd and in a defined cycle of time, and the given set of inputs is applied to the target memory at a frequency Ft. Ft is greater than Fd and cycle accuracy is maintained between the device memory and the target memory. In an embodiment, a cycle accurate model of the DUT memory is created by separating the DUT memory interface protocol from the target memory storage array.
申请公布号 WO2013147970(A1) 申请公布日期 2013.10.03
申请号 WO2013US20505 申请日期 2013.01.07
申请人 INTERNATIONAL BUSINESS MACHINES CORPORATION 发明人 ASAAD, SAMEH W.;KAPUR, MOHIT
分类号 G06F9/455 主分类号 G06F9/455
代理机构 代理人
主权项
地址