发明名称 VERTICAL GATE DEVICE WITH REDUCED WORD LINE RESISTIVITY
摘要 A semiconductor device includes a substrate having a primary side. A first pillar extends vertically with respect to the primary side of the substrate, the first pillar defining first and second conductive regions and a channel region that is provided between the first and second conductive regions. A first gate is provided over the channel region of the first pillar. A buried word line extends along a first direction below the first pillar, the buried word line configured to provide a first control signal to the first gate. A first interposer is coupled with the buried word line and the first gate to enable the first control signal to be applied to the first gate via the buried word line.
申请公布号 US2014008711(A1) 申请公布日期 2014.01.09
申请号 US201213544902 申请日期 2012.07.09
申请人 PARK JINCHUL;SK HYNIX, INC. 发明人 PARK JINCHUL
分类号 H01L27/108;H01L21/28 主分类号 H01L27/108
代理机构 代理人
主权项
地址