发明名称 Low Power Shift Register
摘要 A clock control circuit for a parallel in, serial out (PISO) shift register helps save power. The clock control circuit selectively clocks the shift register as it converts a parallel input to a serial output. For example, the clock control circuit may provide clock signals to the flip flops (or other buffers) in the shift register that will receive data elements provided with the parallel input. However, the clock control circuit withholds clock signals from flip flops that will not receive data elements provided with the parallel input, or that have already been received by a particular flip flop. As the parallel loaded input elements propagate serially through the shift register, on each clock cycle an additional memory no longer needs to be clocked. The memory no longer needs to be clocked because that memory has already propagated its loaded input element to the following memory, and no further element provided in the N element parallel loaded data is incoming.
申请公布号 US2015032952(A1) 申请公布日期 2015.01.29
申请号 US201313962699 申请日期 2013.08.08
申请人 Broadcom Corporation 发明人 Riley Jeffrey Allan
分类号 G11C7/10 主分类号 G11C7/10
代理机构 代理人
主权项 1. A circuit comprising: a shift register comprising first serially connected memories configured to convert a parallel input to a serial output, the memories comprising a data input; and clock control logic configured to: provide a clock pulse to those memories that have on their data input a particular data element provided in the parallel input that has not yet been stored by those memories; andforgo clocking those memories that have already received the particular data element provided in the parallel input.
地址 Irvine CA US