发明名称 Clock reproducing and timing method in a system having a plurality of devices
摘要 A system includes a memory controller and a plurality of semiconductor devices that are series-connected. Each of the devices has memory core for storing data. The memory controller provides a clock signal for synchronizing the operations of the devices. Each device includes a phase-locked loop (PLL) that is selectively enabled or disabled by a PLL enable signal. In each group, the PLLs of a selected number of devices are enabled by PLL enable signals and the other devices are disabled. The enabled PLL provides a plurality of reproduced clock signals with a phase shift of a multiple of 90° in response to an input clock signal. The data transfer is synchronized with at least one of the reproduced clock signals. In the devices of disabled PLLs, the data transfer is synchronized with the input clock signal. The enabled PLL and disabled PLL cause the devices to be the source and the common synchronous clocking, respectively. The devices can be grouped. The devices of one group can be structured by multiple chip packages.
申请公布号 US9148277(B2) 申请公布日期 2015.09.29
申请号 US201414294372 申请日期 2014.06.03
申请人 NovaChips Canada Inc. 发明人 Pyeon Hong Beom;Gillingham Peter
分类号 H03D3/24;H04L7/033;G06F13/16 主分类号 H03D3/24
代理机构 Borden Ladner Gervais LLP 代理人 Hung Shin;Borden Ladner Gervais LLP
主权项 1. A device for transferring data having a period defined by transitions of an input clock signal, the device comprising: clock circuitry configured to: provide a plurality of reproduced clock signals in response to the input clock signal, the phases of the plurality of reproduced clock signals being differently shifted with the data to each other, and produce an output clock signal in response to at least one of the plurality of reproduced clock signals; and synchronization circuitry for synchronizing the transfer of the data with at least one of the reproduced clock signals, the transition of the output clock signal occurring during the period of the data, the clock circuitry comprising: a phase-locked loop (PLL) configured to provide the plurality of reproduced clock signals in response to the input clock signal; and clock output circuitry configured to produce the output clock signal in response to at least one of the plurality of reproduced clock signals, the PLL being further configured to be selectively enabled or disabled in response to a control signal, the control signal having first and second logic states to cause the PLL to be enabled and disabled, respectively, in the case of the PLL being enabled, the PLL being configured to produce the plurality of reproduced clock signals in response to the input clock signal, the clock output circuitry being configured to produce the output clock signal in response to at least one of the plurality of reproduced clock signals, and synchronization circuitry being configured to synchronize the transfer of the data with at least one of the reproduced clock signal; and in the case of the PLL being disabled, the synchronization circuitry being configured to synchronize the transfer of the data with the input clock signal.
地址 Ottawa, Ontario CA