发明名称 Priori corner and mode reduction
摘要 Systems and techniques are described for performing a priori corner and mode reduction. Some embodiments create a synthetic corner in which (1) a cell delay for each library cell in a set of library cells corresponds to a maximum delay over multiple temperature corners, and/or (2) a cell delay for each library cell in a set of library cells corresponds to a maximum delay over multiple parasitic corners. Some embodiments can identifying, for a given corner, a portion of the circuit design that is common across multiple modes, and then replace the multiple modes with a single mode for optimizing and verifying timing constraints of the portion of the circuit design that is common across the multiple modes. The circuit design can then be optimized over the reduced set of modes and/or corners.
申请公布号 US9141742(B2) 申请公布日期 2015.09.22
申请号 US201314139568 申请日期 2013.12.23
申请人 SYNOPSYS, INC. 发明人 Tsai Jeng-Liang;Ho Pei-Hsin
分类号 G06F17/50 主分类号 G06F17/50
代理机构 Park, Vaughan, Fleming & Dowler LLP 代理人 Park, Vaughan, Fleming & Dowler LLP ;Sahasrabuddhe Laxman
主权项 1. In an electronic design automation (EDA) tool in a computer, a method for performing a priori corner and mode reduction based on a set of library cells, wherein the set of library cells includes delay information for each cell for a plurality of corners and a plurality of modes, wherein different modes correspond to different portions of a circuit design in which timing constraints need to be satisfied, the method comprising: identifying, by the EDA tool in the computer, for at least one corner, a portion of the circuit design that is common across a set of modes; replacing, by the EDA tool in the computer, the set of modes with a single mode for optimizing the portion of the circuit design that is common across the set of modes; creating, by the EDA tool in the computer, a synthetic corner in which a cell delay for each library cell in the set of library cells corresponds to a maximum delay over multiple temperature corners; and optimizing, by the EDA tool in the computer, the circuit design using the synthetic corner.
地址 Mountain View CA US