发明名称 Converter having partially thinned leadframe with stacked chips and interposer, free of wires and clips
摘要 Power supply system (100) comprises vertically sequentially a QFN leadframe (101), a first chip (110) with FET terminals on opposite sides, a flat interposer (120), and a second chip (130) with FET terminals and the terminals of the integrated driver-and-control circuit on a single side. Leadframe pad (107) has a portion (107a) recessed as pocket with a depth and an outline suitable for attaching the first chip with one terminal in the pocket and the opposite terminal co-planar with the un-recessed pad surface. The interposer comprises metal patterned in traces separated by gaps; the traces include metal of a first height and metal of a second height smaller than the first height, and insulating material filling the gaps and the height differences; one interposer side attached to the leadframe pad with the first chip, the opposite interposer side attached to the terminals of the second chip.
申请公布号 US9136256(B2) 申请公布日期 2015.09.15
申请号 US201414185502 申请日期 2014.02.20
申请人 TEXAS INSTRUMENTS INCORPORATED 发明人 Joshi Rajeev Dinkar
分类号 H01L21/44;H01L25/16;H01L25/00;H01L23/495;H01L23/498;H01L21/56;H01L23/31;H02M7/00 主分类号 H01L21/44
代理机构 代理人 Shaw Steven A.;Cimino Frank D.
主权项 1. A method for fabricating a power supply system comprising the steps of: providing a leadframe having leads and a pad with a first and a second surface, the second surface having a portion recessed for a pocket with a depth and an outline suitable for attaching a semiconductor chip; providing a first chip with FET source and gate terminals on one side and FET drain terminal on the opposite side; attaching the source terminal of the first FET chip onto the recessed second surface of the pad; providing a flat interposer having a third and a fourth surface with a network of metallic traces alternating with insulating zones; placing the interposer with its third surface on the second surface of the leadframe by connecting respective traces to the pad and leads, and the drain terminal of the first FET; providing a second chip having on the same side the source, drain, and gate terminals of the second FET and the terminals of the integrated driver-and-controller circuitry; and placing the second chip on the fourth surface of the interposer by connecting source, drain, and gate terminals of the second FET and the terminals or the driver-and-controller circuitry to respective traces, completing the vertically stacked power supply system.
地址 Dallas TX US