发明名称 Power-on reset circuit
摘要 A power-on reset circuit includes a first-conductive-type MOS transistor having a first source connected to a first power supply, a first drain, and a first gate connected to a second power supply; a second-conductive-type MOS transistor having a second source connected to the second power supply, a second drain connected to the first drain, and a second gate, to which a bias potential which depends on neither a potential of the first power supply nor a potential of the second power supply is applied; and an output node for outputting a reset signal corresponding to a potential of the first drain, in a process that a voltage between the first power supply and the second power supply increases.
申请公布号 US9136827(B2) 申请公布日期 2015.09.15
申请号 US201414249571 申请日期 2014.04.10
申请人 LAPIS SEMICONDUCTOR CO., LTD. 发明人 Kawamura Yukio
分类号 H03L7/00;H03K3/012;H03K17/22 主分类号 H03L7/00
代理机构 Volentine & Whitt, PLLC 代理人 Volentine & Whitt, PLLC
主权项 1. A power-on reset circuit comprising: a first sensor circuit; a second sensor circuit; and a reset signal generating circuit for generating a reset signal; wherein the first sensor circuit has: a first first-conductive-type MOS transistor which has a first source connected to a first power supply, a first drain, and a first gate connected to a second power supply; a first second-conductive-type MOS transistor which has a second source connected to the second power supply, a second drain connected to the first drain, and a second gate to which a bias potential is applied; and a first node which outputs a first signal corresponding to a potential of the first drain, in a process that a voltage between the first power supply and the second power supply increases; wherein the second sensor circuit has: a second first-conductive-type MOS transistor which has a third source connected to the first power supply, a third drain, and a third gate connected to the second power supply; a second second-conductive-type MOS transistor which has a fourth source connected to the second power supply, a fourth drain connected to the third drain, and a fourth gate to which the bias potential is applied; and a second node which outputs a second signal corresponding to a potential of the third drain at timing occurring after timing of outputting the first signal from the first node, in the process that the voltage between the first power supply and the second power supply increases; wherein the reset signal generating circuit generates the reset signal from the first signal and the second signal; wherein the first first-conductive-type MOS transistor and the second first-conductive-type MOS transistor are P-type MOS transistors, and the first second-conductive-type MOS transistor and the second second-conductive-type MOS transistor are N-type MOS transistors; and wherein the reset signal generating circuit has: a NOR gate to which potentials of the first node and the second node are inputted; an AND gate to which the potentials of the first node and the second node are inputted; and a set-reset flip-flop circuit which has a set terminal to which an output of the NOR gate is inputted and a reset terminal to which an output of the AND gate is inputted.
地址 Yokohama JP