发明名称 MOS semiconductor device
摘要 An MOS semiconductor device including an MOS gate structure is disclosed. The MOS semiconductor device includes a p-type well region selectively disposed on the surface layer of an n-type drift layer formed on a semiconductor substrate forming an n-type drain region; an n-type source region selectively disposed on the surface layer of the p-type well region; and a gate electrode placed, via an insulating film, on the surface of a channel formation region on the surface layer of the p-type well region sandwiched between the n-type source region and the surface layer of the n-type drain region, wherein a surface in the channel formation region has a level difference formed in the direction of the peripheral length, and all over the length, of the channel formation region.
申请公布号 US9123767(B2) 申请公布日期 2015.09.01
申请号 US201414219709 申请日期 2014.03.19
申请人 FUJI ELECTRIC CO., LTD. 发明人 Inoue Masanori
分类号 H01L29/66;H01L29/739;H01L29/78;H01L29/10;H01L29/06 主分类号 H01L29/66
代理机构 Rabin & Berdo, P.C. 代理人 Rabin & Berdo, P.C.
主权项 1. A MOS semiconductor device including a MOS gate structure, the MOS semiconductor device comprising: a first conductivity type drain region; a drift region of the first conductivity type that is formed on the drain region; a second conductivity type well region selectively disposed on a surface of the first conductivity type drift region; a source region of the first conductivity type selectively disposed on a surface of the second conductivity type well region; an insulating film extending along partially on an upper surface of the source region, a portion of the surface of the well region and a principal surface of the drift region; a conformal gate electrode disposed on an upper surface of the insulating film; a channel formation region sandwiched between the source region and the portion of the surface of the well region; and wherein a surface of the channel formation region has a level difference formed in a direction of a peripheral length, and across a length, of the channel formation region, the level difference including a low portion that is parallel to the principal surface of the first conductivity type drift region and is low in a direction orthogonal to the principal surface of the first conductivity type drift region, a high portion that is parallel to the principal surface of the first conductivity type drift region and is higher than the low portion in the direction orthogonal to the principal surface of the first conductivity type drift region, and an intermediate portion connecting the low portion and the high portion, wherein a height of the level difference is set between 0.1 μm and 10 μm.
地址 Kawasaki-shi JP