发明名称 Display apparatus
摘要 A display apparatus including pixels, each pixel including a first sub-pixel that includes a first transistor connected to a corresponding first gate line of the first gate lines and a corresponding data line of the data lines and a first pixel electrode connected to the first transistor, a second sub-pixel that includes a second transistor connected to a corresponding second gate line of the second gate lines and the corresponding data line of the data lines and a second pixel electrode connected to the second transistor, and a third sub-pixel that includes a third transistor connected to the corresponding second gate line and the corresponding data line, a fourth transistor connected to the corresponding second gate line and applied with a storage voltage, and a third pixel electrode connected to the third and fourth transistors.
申请公布号 US9122106(B2) 申请公布日期 2015.09.01
申请号 US201313768885 申请日期 2013.02.15
申请人 Samsung Display Co., Ltd. 发明人 Jung Jae-Hoon;Kim Su Jeong;Yang Danbi;Han Minju;Hong Jiphyo;Kim Hyosik;Kim Hoon;Shin Kichul
分类号 G02F1/136;G02F1/1343;G02F1/1362;H04N13/04;G09G3/36 主分类号 G02F1/136
代理机构 H.C. Park & Associates, PLC 代理人 H.C. Park & Associates, PLC
主权项 1. A display apparatus comprising: a display panel comprising a plurality of pixels connected to first gate lines, second gate lines, and data lines, each of the plurality of pixels connected to corresponding first and second gate lines of the first and second gate lines, respectively, each pixel comprising: a first sub-pixel comprising a first transistor connected to a corresponding first gate line of the first gate lines and a corresponding data line of the data lines, and a first pixel electrode connected to the first transistor; a second sub-pixel comprising a second transistor connected to a corresponding second gate line of the second gate lines and the corresponding data line of the data lines, and a second pixel electrode connected to the second transistor; and a third sub-pixel comprising a third transistor connected to the corresponding second gate line and the corresponding data line, a fourth transistor connected to the corresponding second gate line and configured to receive a storage voltage, and a third pixel electrode connected to the third and fourth transistors, wherein: at least the corresponding first gate line is disposed between the first and second pixel electrodes; and an area of the first pixel electrode is less than an area of the second pixel electrode and the area of the second pixel electrode is less than an area of the third pixel electrode.
地址 Yongin KR