发明名称 Methods and arrangements relating to semiconductor packages including multi-memory dies
摘要 In an embodiment, there is provided a packaging arrangement comprising a substrate; a multi-memory die coupled to the substrate, wherein the multi-memory die comprises multiple individual memory dies, and each of the multiple individual memory dies is defined as an individual memory die within a wafer of semiconductor material during production of memory dies, and the multi-memory die is created by singulating the wafer of semiconductor material into memory dies, where at least one of the memory dies is the multi-memory die that includes the multiple individual memory dies that are still physically connected together; and a semiconductor die coupled to the multi-memory die and the substrate, wherein the semiconductor die is configured as a system on a chip, wherein at least one of the multi-memory die and the semiconductor die is attached to the substrate.
申请公布号 US9117790(B2) 申请公布日期 2015.08.25
申请号 US201313947936 申请日期 2013.07.22
申请人 Marvell World Trade Ltd. 发明人 Sutardja Sehat
分类号 H01L23/48;H01L23/52;H01L29/40;H01L23/02;H01L23/36;H01L21/82;H01L25/065;H01L25/10;H01L23/00 主分类号 H01L23/48
代理机构 代理人
主权项 1. A packaging arrangement comprising: a substrate; a multi-memory die disposed on the substrate, wherein the multi-memory die comprises multiple individual memory dies and each of the multiple individual memory dies is defined as an individual memory die within a wafer of semiconductor material during production of memory dies, andthe multi-memory die is created by singulating the wafer of semiconductor material into memory dies, where at least one of the memory dies is the multi-memory die that includes the multiple individual memory dies that are still physically connected together, wherein the multi-memory die comprises multiple individual memory dies including (i) a first individual memory die and (ii) a second individual memory die; a semiconductor die coupled to the multi-memory die and the substrate, wherein the semiconductor die is disposed on the multi-memory die such that the multi-memory die is disposed between the substrate and the semiconductor die, wherein the semiconductor die is configured as a system on a chip, wherein at least one of the multi-memory die and the semiconductor die is attached to the substrate; a first plurality of bond pads disposed on the first individual memory die; a second plurality of bond pads disposed on the second individual memory die; a third plurality of bond pads disposed (i) on the semiconductor die and (ii) near a first edge of the semiconductor die, wherein one or more of the first plurality of bond pads is coupled to a corresponding one or more of the third plurality of bond pads; a fourth plurality of bond pads disposed (i) on the semiconductor die and (ii) near a second edge of the semiconductor die, wherein the second edge of the semiconductor die is opposite to the first edge of the semiconductor die, and wherein one or more of the second plurality of bond pads is coupled to a corresponding one or more of the fourth plurality of bond pads; a fifth plurality of bond pads disposed (i) on the semiconductor die and (ii) near a third edge of the semiconductor die, wherein the third edge of the semiconductor die is perpendicular to the first edge of the semiconductor die; and a sixth plurality of bond pads disposed on the substrate, wherein one or more of the fifth plurality of bond pads is coupled to a corresponding one or more of the sixth plurality of bond pads.
地址 St. Michael BB