发明名称 Semiconductor device fabrication method capable of scribing chips with high yield
摘要 A semiconductor device fabrication method includes preparing a semiconductor wafer having a plurality of chip areas formed with semiconductor elements and a scribe area having a dicing area in said scribe area for separating said plurality of chip areas, wherein in said scribe area a groove forming area is defined to surround each chip area at a position outside of the dicing area, disposing a multilayer wiring structure including dummy wirings above said semiconductor wafer, said multilayer wiring structure having interlayer insulating films and wiring layers alternately formed, forming a cover layer including a passivation layer, said cover layer covering said multilayer wiring structure, and forming a groove in each said groove forming area, said groove surrounding each of said plurality of chip areas and extending from a surface of said semiconductor wafer and at least through said passivation layer.
申请公布号 US9105706(B2) 申请公布日期 2015.08.11
申请号 US201313922244 申请日期 2013.06.20
申请人 FUJITSU SEMICONDUCTOR LIMITED 发明人 Otsuka Satoshi
分类号 H01L21/00;H01L21/78;H01L21/768;H01L23/522;H01L23/58;H01L23/00 主分类号 H01L21/00
代理机构 Fujitsu Patent Center 代理人 Fujitsu Patent Center
主权项 1. A semiconductor device fabrication method comprising: preparing a semiconductor wafer that includes a chip area formed with semiconductor elements and a scribe area located surrounding the chip area, wherein the scribe area includes a dicing area and a groove forming area between the chip area and the dicing area, the chip area being surrounded by the groove forming area; disposing a multilayer wiring structure above the semiconductor wafer, the multilayer wiring structure including interlayer insulating films and wiring layers alternately formed, the wiring layers including a wiring pattern and a dummy wiring, wherein the wiring layers include an uppermost wiring layer, a first wiring layer which is located under the uppermost wiring layer, and a second wiring layer which is located under the first wiring layer, the uppermost wiring layer does not include the dummy wiring in the scribe area, the first wiring layer includes the dummy wiring in the scribe area excluding the groove forming area and does not include the dummy wiring in the groove forming area, and the second wiring layer includes the dummy wiring in the scribe area and the groove forming area; forming a cover layer including a passivation layer, the cover layer covering the multilayer wiring structure; and forming a groove in the groove forming area at least through the passivation layer, wherein a bottom of the groove is lower than an upper surface of the dummy wiring in the first wiring layer and is higher than an upper surface of the dummy wiring in the second wiring layer.
地址 Yokohama JP