发明名称 DOUBLE PHASE-LOCKED LOOP WITH FREQUENCY STABILIZATION
摘要 A double phase-locked has a first phase-locked loop including a first narrowband loop filter configured to reduce phase noise in a first input clock, and a second phase-locked loop including a second loop filter configured to receive a second input clock from a stable clock source. The second clock has a frequency close to said first clock. The first loop has a bandwidth at least an order of magnitude less than the second loop. A coupler couples the first second phase-locked loops to provide a common output. The double phase locked loop can be used, for example, to provide time-of-day information in wireless networks or as a fine filter for cleaning phase noise from clock signals recovered over telecom/datacom networks
申请公布号 WO2015113135(A1) 申请公布日期 2015.08.06
申请号 WO2015CA00018 申请日期 2015.01.14
申请人 MICROSEMI SEMICONDUCTOR ULC 发明人 MILIJEVIC, SLOBODAN
分类号 H03L7/07;H03L7/099;H04L7/00 主分类号 H03L7/07
代理机构 代理人
主权项
地址