发明名称 First and second phase detectors and phase offset adder PLL
摘要 A phase locked loop circuit (30, 100, 110) includes a controllable oscillator (42) for generating an output signal of desired frequency responsive to a control signal, a first phase detection circuit (32, 102, 112) for generating an output indicative of phase differential responsive to the output signal and a first edge of a reference signal and a second phase detection circuit (34, 104, 114) for generating an output indicative of phase differential responsive to the output signal and a second edge of a reference signal. The control signal to the controllable oscillator (42) is driven by the outputs of the first and second phase detections circuits.
申请公布号 US9094184(B2) 申请公布日期 2015.07.28
申请号 US201414525965 申请日期 2014.10.28
申请人 TEXAS INSTRUMENTS INCORPORATED 发明人 Staszewski Robert Bogdan;Leipold Dirk
分类号 H03L7/087;H04L7/033;H03C3/09;H03K19/00;H03L7/085;H03L7/091;H03L7/093;H03L7/099;H03L7/16;H03L7/08;H04L7/00 主分类号 H03L7/087
代理机构 代理人 Bassuk Lawrence J.;Brill Charles A.;Cimino Frank D.
主权项 1. A phase locked loop circuit comprising: (A) oscillator circuitry having an input and an output; (B) a reference frequency lead carrying a clock signal having regularly spaced and alternating rising and falling edges; (C) a first phase detection circuit having a first input coupled to the reference frequency lead, a second input coupled to the output of the oscillator circuitry, and an output coupled to the input of the oscillator circuitry, the first phase detection circuit being responsive to the rising edges; (D) a second phase detection circuit having a first input coupled to the reference frequency lead, a second input coupled to the output of the oscillator circuitry, and an output, the second phase detection circuit being responsive to the falling edges; (E) phase offset adder circuitry having a first input coupled to the output of the second phase detection circuit, a second input coupled to an offset constant, and an output coupled to the input of the oscillator circuitry; and (F) multiplexer circuitry having a first input coupled to the output of the first phase detection circuit, a second input coupled to the output of the phase offset adder, a control input, and an output coupled to the input of the oscillator circuitry.
地址 Dallas TX US