发明名称 SEMICONDUCTOR INTEGRATED CIRCUIT
摘要 The present invention relates to a compound semiconductor integrated circuit chip having a front and/or back surface metal layer used for electrical connection to an external circuit. The compound semiconductor integrated circuit chip (first chip) comprises a substrate, an electronic device layer, and a dielectric layer. A first metal layer is formed on the front side of the dielectric layer, and a third metal layer is formed on the back side of the substrate. The first and third metal layer are made essentially of Cu and used for the connection to other electronic circuits. A second chip may be mounted on the first chip with electrical connection made with the first or the third metal layer that extends over the electronic device in the first chip in the three-dimensional manner to make the electrical connection between the two chips having connection nodes away from each other.
申请公布号 US2015206870(A1) 申请公布日期 2015.07.23
申请号 US201514674849 申请日期 2015.03.31
申请人 WIN Semiconductors Corp. 发明人 TAKATANI Shinichiro;HSIAO Hsien-Fu;LIN Cheng-Kuo;HUA Chang-Hwang
分类号 H01L25/00;H01L21/02;H01L21/8234;H01L25/18;H01L21/8252;H01L21/285;H01L21/768 主分类号 H01L25/00
代理机构 代理人
主权项 1. A method for fabricating a compound semiconductor integrated circuit, sequentially comprising steps of: growing at least one compound semiconductor epitaxial layer on a substrate of a first chip; fabricating at least one compound semiconductor electronic device on the substrate using the at least one compound semiconductor epitaxial layer; depositing at least one second metal layer made essentially of Au above the at least one compound semiconductor epitaxial layer to form an electrical connection to at least one of the at least one compound semiconductor electronic device, and also to form at least one second pad; depositing a SiN layer above the at least one second metal layer for passivation or protection of the at least one compound semiconductor electronic device, and hereafter, the layer comprising the at least one compound semiconductor electronic device, the at least one second metal layer, and the SiN layer defined as an electronic device layer; depositing a dielectric layer above the electronic device layer; forming at least one dielectric layer via hole penetrating through the dielectric layer for the electrical contact to the at least one second pad; depositing a first metal layer made essentially of Cu on the dielectric layer forming at least one first pad on the dielectric layer, extending from the each first pad into the at least one dielectric layer via hole and connecting to the at least one second pad, where the first metal layer extends from at least one of the at least one first pad three-dimensionally over at least one of the at least one compound semiconductor device, then into the at least one dielectric layer via hole and connects to the at least one second pad; and stacking a second chip containing an electronic circuit over the first metal layer and electrically connecting to at least one of the at least one first pad to connect the electronic circuit in the second chip to the semiconductor integrated circuit in the first chip.
地址 Kuei Shan Hsiang TW