发明名称 Array substrate for display device and method of fabricating the same
摘要 An array substrate for a display device includes: a substrate; first and second gate electrodes of impurity-doped polycrystalline silicon on the substrate; a gate insulating layer on the first and second gate electrodes; first and second active layers of intrinsic polycrystalline silicon on the gate insulating layer, the first and second active layers corresponding to the first and second active layers, respectively; an interlayer insulating layer on the first and second active layers and including first to fourth active contact holes, the first and second active contact holes exposing side portions of the first active layer, the third and fourth active contact holes exposing side portions of the second active layer; first and second ohmic contact layers of impurity-doped amorphous silicon on the interlayer insulating layer, the first ohmic contact layer contacting the first active layer through the first and second active contact holes, the second ohmic contact layer contacting the second active layer through the third and fourth active contact hole; first source and drain electrodes on the first ohmic contact layer and second source and drain electrodes on the second ohmic contact layer; a data line on the interlayer insulating layer, the data line connected to the first source electrode; a first passivation layer on the first source and drain electrodes, the second source and drain electrodes and the data line; a gate line on the first passivation layer, the gate line connected to the first gate electrode and crossing the data line to define a pixel region; a second passivation layer on the gate line; and a pixel electrode on the second passivation layer, the pixel electrode connected to the second drain electrode.
申请公布号 US9087751(B2) 申请公布日期 2015.07.21
申请号 US201414166617 申请日期 2014.01.28
申请人 LG DISPLAY CO., LTD. 发明人 Choi Hee-Dong
分类号 H01L29/12;H01L27/12;H01L29/49;H01L29/786 主分类号 H01L29/12
代理机构 McKenna Long & Aldridge LLP 代理人 McKenna Long & Aldridge LLP
主权项 1. An array substrate for a display device, comprising: a substrate; first and second gate electrodes of impurity-doped polycrystalline silicon on the substrate; a gate insulating layer on the first and second gate electrodes; first and second active layers of intrinsic polycrystalline silicon on the gate insulating layer, the first and second active layers corresponding to the first and second gate electrodes, respectively; an interlayer insulating layer on the first and second active layers and including first to fourth active contact holes, the first and second active contact holes exposing side portions of the first active layer, the third and fourth active contact holes exposing side portions of the second active layer; first and second ohmic contact layers of impurity-doped amorphous silicon on the interlayer insulating layer, the first ohmic contact layer contacting the first active layer through the first and second active contact holes, the second ohmic contact layer contacting the second active layer through the third and fourth active contact holes; first source and drain electrodes on the first ohmic contact layer and second source and drain electrodes on the second ohmic contact layer; a data line on the interlayer insulating layer, the data line connected to the first source electrode; a first passivation layer on the first source and drain electrodes, the second source and drain electrodes and the data line; a gate line and a gate auxiliary pattern on the first passivation layer, the gate line connected to the first gate electrode and crossing the data line to define a pixel region, the gate auxiliary pattern electrically connected to the first drain electrode and the second gate electrode; a second passivation layer on the gate line; a power electrode connected to the second source electrode; a pixel electrode on the second passivation layer, the pixel electrode connected to the second drain electrode; and a capacitor auxiliary pattern on the second passivation layer and connected to the second source electrode through a source contact hole in the first and second passivation layers, wherein the first passivation layer includes a first drain contact hole exposing the first drain electrode, and the first and second passivation layers include a second drain contact hole exposing the second drain electrode, wherein the gate auxiliary pattern is connected to the first drain electrode through the first drain contact hole, and the pixel electrode is connected to the second drain electrode through the second drain contact hole, wherein the power electrode is formed on the interlayer insulating layer and extends from the second source electrode, and the power electrode overlaps the second gate electrode to constitute a first storage capacitor with the gate insulating layer and the interlayer insulating layer interposed therebetween, wherein the gate auxiliary pattern overlaps the power electrode to constitute a second storage capacitor with the first passivation layer interposed therebetween, and wherein the capacitor auxiliary pattern overlaps the gate auxiliary pattern to constitute a third storage capacitor with the second passivation layer interposed therebetween.
地址 Seoul KR