发明名称 Clock regeneration circuit, light receiving circuit, photocoupler, and frequency synthesizer
摘要 A clock regeneration circuit includes: a signal input terminal; a D flip-flop circuit; a reset signal generation circuit; a delay circuit; a comparator; a first capacitor; and a feed back circuit. The signal input terminal is inputted with a pulse width modulation signal. The D flip-flop circuit includes a clock terminal, an output terminal, and a reset terminal. The reset signal generation circuit is configured to input a reset signal generated in synchronization with the pulse width modulation signal to the reset terminal at a first time. The delay circuit is configured to delay the pulse width modulation signal. The feedback circuit includes a current source having a control terminal. The feedback circuit is configured to change one of charge rise time and discharge fall time in response to the signal of the comparator to control duty cycle of the signal of the comparator.
申请公布号 US9077352(B2) 申请公布日期 2015.07.07
申请号 US201314092132 申请日期 2013.11.27
申请人 Kabushiki Kaisha Toshiba 发明人 Uo Toyoaki
分类号 H04B10/06;H04L7/00;H04L25/00;H04L25/40;H03L7/183;H03L7/081;H03L7/095;H04L7/033;H04L25/49 主分类号 H04B10/06
代理机构 White & Case LLP 代理人 White & Case LLP
主权项 1. A clock regeneration circuit comprising: a signal input terminal inputted with a pulse width modulation signal having a prescribed period and a fixed average duty cycle; a D flip-flop circuit including a clock terminal, an input terminal supplied with a power supply voltage, an output terminal and a reset terminal; a reset signal generation circuit connected to the signal input terminal and configured to input a reset signal generated in synchronization with the pulse width modulation signal to the reset terminal; a delay circuit connected to the signal input terminal and configured to delay the pulse width modulation signal by a first delay time and output toward the clock terminal; a comparator including a first input terminal, a second input terminal supplied with a reference voltage, and an output terminal, and configured to output a signal having the prescribed period; a first capacitor connected between the first input terminal and ground; and a feedback circuit including a current source having a control terminal, the current source being configured to change one of charge rise time and discharge fall time of the first capacitor by voltage of the control terminal changed in response to the signal of the comparator to control duty cycle of the signal of the comparator to a prescribed value.
地址 Tokyo JP