发明名称 Data processing system and data processor
摘要 One data processor is provided with an interface for realizing connection with the other data processor. This interface is provided with a function for connecting the other data processor as a bus master to an internal bus of the one data processor, and the relevant other data processor is capable of directly operating peripheral functions that are memory mapped to the internal bus from an external side via the interface. Accordingly, the data processor can utilize the peripheral functions of the other data processor without interruption of the program being executed. In short, one data processor can use in common the peripheral resources of the other data processor.
申请公布号 US9069911(B2) 申请公布日期 2015.06.30
申请号 US201414326868 申请日期 2014.07.09
申请人 RENESAS ELECTRONICS CORPORATION 发明人 Nishimoto Junichi;Nakazawa Takuichiro;Yamada Koji;Hattori Toshihiro
分类号 G06F13/24;G06F1/32;G06F13/40;G06F9/44 主分类号 G06F13/24
代理机构 Mattingly & Malur, PC 代理人 Mattingly & Malur, PC
主权项 1. A data processing system comprising: a first single chip data processor; a second single chip data processor including a central processing unit (CPU), a first external interface circuit, an internal bus coupled to the CPU and the first external interface circuit, and an internal circuit; an external device; a first external bus coupled to the first and second single chip data processor; and a second external bus coupled to the second single chip data processor and the external device, wherein the internal circuit is coupled to the first external bus and the second external bus, wherein the second single chip data processor has a standby mode in which power is supplied to the internal circuit and power is not supplied to the first external interface, and has an operating mode in which power is supplied to the second single chip data processor and the CPU fetches an instruction, wherein, when the second single chip data processor is in the operating mode, the first data processor accesses the second data processor through the first external interface circuit and the second data processor supplies a signal to the second external bus, and wherein, when the second single chip data processor is in the standby mode, the first data processor accesses the external device through the internal circuit.
地址 Kawasaki-Shi JP