发明名称 Multiple-capture DFT system for detecting or locating crossing clock-domain faults during self-test or scan-test
摘要 A method for providing ordered capture clocks to detect or locate faults within N clock domains and faults crossing any two clock domains in an integrated circuit or circuit assembly in scan-test or self-test mode, where N>1, each clock domain having one capture clock and a plurality of scan cells, each capture clock comprising a plurality of capture clock pulses; said method comprising: (a) generating and shifting-in N test stimuli to all said scan cells within said N clock domains in said integrated circuit or circuit assembly during a shift-in operation; (b) applying an ordered sequence of capture clocks to all said scan cells within said N clock domains, the ordered sequence of capture clocks comprising at least a plurality of capture clock pulses from two or more selected capture clocks placed in a sequential order such that all clock domains are never triggered simultaneously during a capture operation; and (c) analyzing output responses of all said scan cells to locate any faults therein.
申请公布号 US9057763(B2) 申请公布日期 2015.06.16
申请号 US201314078114 申请日期 2013.11.12
申请人 Syntest Technologies, Inc. 发明人 Wang Laung-Terng;Hsu Po-Ching;Kao Shih-Chia;Lin Meng-Chyi;Wang Hsin-Po;Chao Hao-Jan;Wen Xiaqing
分类号 G01R31/317;G01R31/3177;G01R31/3185 主分类号 G01R31/317
代理机构 Bacon & Thomas, PLLC 代理人 Bacon & Thomas, PLLC
主权项 1. A method to detect or locate faults within N clock domains and faults crossing any two clock domains in an integrated circuit during self-test, where N>1, each clock domain having one or more capture clocks and one or more scan cells, each capture clock comprising a selected number of shift clock pulses and a selected number of capture clock pulses, each shift clock pulse comprising a clock pulse applied in scan mode, each capture clock pulse comprising a clock pulse applied in normal mode; said method comprising the steps of: (a) generating and loading N pseudorandom stimuli to all said scan cells within said N clock domains in said integrated circuit, by applying said shift clock pulses to all said scan cells in said scan mode for loading or shifting-in said N pseudorandom stimuli to all said scan cells, during a shift operation; (b) applying an ordered sequence of capture clock pulses to all said scan cells within said N clock domains in said normal mode during a capture operation, the ordered sequence of capture clock pulses comprising at least two capture clock pulses from two or more selected capture clocks, for controlling two or more clock domains, in a sequential order, wherein each said selected capture clock must contain at least one said capture clock pulse, and when detecting or locating selected delay faults within a clock domain, said selected capture clock controlling the clock domain contains at least two consecutive said capture clock pulses to launch the transition and capture the output response; and (c) compacting N output responses of all said scan cells to signatures, by applying said shift clock pulses to all said scan cells in said scan mode for compacting or shifting-out said N output responses to form said signatures, during a compact operation.
地址 Sunnyvale CA US