发明名称 High voltage lateral double-diffused metal oxide semiconductor field effect transistor (LDMOSFET) having a deep fully depleted drain drift region
摘要 Disclosed are semiconductor structures. Each semiconductor structure can comprise a substrate and at least one laterally double-diffused metal oxide semiconductor field effect transistor (LDMOSFET) on the substrate. Each LDMOSFET can have a fully-depleted deep drain drift region (i.e., a fully depleted deep ballast resistor region) for providing a relatively high blocking voltage. Different configurations for the drain drift regions are disclosed and these different configurations can also vary as a function of the conductivity type of the LDMOSFET. Additionally, each semiconductor structure can comprise an isolation band positioned below the LDMOSFET and an isolation well positioned laterally around the LDMOSFET and extending vertically to the isolation band such that the LDMOSFET is electrically isolated from both a lower portion of the substrate and any adjacent devices on the substrate.
申请公布号 US9059278(B2) 申请公布日期 2015.06.16
申请号 US201313959777 申请日期 2013.08.06
申请人 International Business Machines Corporation 发明人 Campi, Jr. John B.;Gauthier, Jr. Robert J.;Li Junjun;Mishra Rahul;Mitra Souvick;Muhammad Mujahid
分类号 H01L29/66;H01L29/78;H01L29/08 主分类号 H01L29/66
代理机构 Gibb & Riley, LLC 代理人 Gibb & Riley, LLC ;LeStrange, Esq. Michael J.
主权项 1. A semiconductor structure comprising: a semiconductor substrate having a top surface and a first type conductivity; a transistor on said substrate, said transistor comprising: a first intra-transistor well in said substrate and having said first type conductivity;a second intra-transistor well in said substrate, positioned laterally adjacent to said first intra-transistor well and having a second type conductivity;a third intra-transistor well in said substrate, positioned laterally adjacent to said second intra-transistor well and having said first type conductivity;a fourth intra-transistor well in said substrate, positioned laterally adjacent to said third intra-transistor well and having said second type conductivity;a drain region within said first intra-transistor well at said top surface of said substrate, said drain region having said first type conductivity;a source region within said fourth intra-transistor well at said top surface of said substrate, said source region having said first type conductivity; andan intra-transistor band in said substrate below and in contact with said first intra-transistor well, said second intra-transistor well, said third intra-transistor well and said fourth intra-transistor well, said intra-transistor band having said first type conductivity; a first isolation well positioned laterally around said transistor and having said second type conductivity; a second isolation well positioned laterally between said fourth intra-transistor well and said first isolation well, said second isolation well having said first type conductivity and extending vertically to said intra-transistor band; and, an isolation band in said substrate and having said second type conductivity, said isolation band being below said isolation well and said intra-transistor band such that said transistor is electrically isolated from a lower portion of said substrate, said intra-transistor band having a drain drift region between said third intra-transistor well and said isolation band.
地址 Armonk NY US