发明名称 MULTIPLE ACTIVE VERTICALLY ALIGNED CORES FOR THREE-DIMENSIONAL CHIP STACK
摘要 An integrated circuit (IC) stack device for multiple active vertically stacked cores is disclosed. The IC stack device can include a primary IC having a first set of cores, and a supplementary IC interfaced with the primary IC having a second set of cores. The IC stack device can also include a peripheral component connection located such that the primary IC is between the peripheral component connection and the supplemental IC. The IC stack device can include control logic configured to route, in a primary mode, signals from a particular core of the first set of cores to a data bus. The control logic can route, in a secondary mode, signals from a particular core of the second set of cores to a data bus. The control logic can route, in a dual mode, signals from both of the particular cores to a data bus.
申请公布号 US2015160685(A1) 申请公布日期 2015.06.11
申请号 US201414278079 申请日期 2014.05.15
申请人 International Business Machines Corporation 发明人 Bartley Gerald K.;Becker Darryl J.;Hovis William P.
分类号 G06F1/04 主分类号 G06F1/04
代理机构 代理人
主权项 1. A method for operating an integrated circuit (IC) stack device, the method comprising: enabling, on a first side of a primary IC, a set of first enabled cores; disabling, on the first side of the primary IC, a set of first disabled cores; enabling, on a first side of a secondary IC, a set of second enabled cores; disabling, on the first side of the secondary IC, a set of second disabled cores having more cores than the set of first disabled cores, adding a peripheral component connection to a location on the IC stack device such that the secondary IC is between the peripheral component connection and the primary IC, the peripheral component connection designed to electrically connect the IC stack device to one or more devices external to the IC stack device; and selecting a mode for control logic that is designed to: route, in a primary mode, signals from a particular enabled core of the first enabled cores to a data bus located within the IC stack device,route, in a secondary mode, signals from a particular enabled core of the second enabled cores to a data bus located within the IC stack device, androute, in a dual mode, signals from both of the particular enabled cores to a data bus located within the IC stack device.
地址 Armonk NY US
您可能感兴趣的专利