发明名称 Receiving circuit
摘要 A circuit includes: a first adder configured to add a first offset cancellation value to an input signal value; a second adder configured to add a first equalization value to an output signal value from the first adder; a first comparator configured to make a binary decision on an output signal value from the second adder; a third adder configured to add a second offset cancellation value to the input signal value; a fourth adder configured to add a second equalization value to an output signal value from the third adder; a second comparator configured to make a binary decision on an output signal value from the fourth adder; a selector configured to output a determination result of the first comparator or a determination result of the second comparator in accordance with a determination result of preceding one bit of the input signal value.
申请公布号 US9049059(B2) 申请公布日期 2015.06.02
申请号 US201414249977 申请日期 2014.04.10
申请人 FUJITSU LIMITED 发明人 Nakao Takanori;Koyanagi Yoichi
分类号 H03K9/00;H04L27/01;H04B1/16 主分类号 H03K9/00
代理机构 Arent Fox LLP 代理人 Arent Fox LLP
主权项 1. A receiving circuit, comprising: a first adder configured to add a first offset cancellation value to an input signal value; a second adder configured to add a first equalization value to an output signal value from the first adder; a first comparator configured to make a binary decision on an output signal value from the second adder; a third adder configured to add a second offset cancellation value to the input signal value; a fourth adder configured to add a second equalization value to an output signal value from the third adder; a second comparator configured to make a binary decision on an output signal value from the fourth adder; a selector configured to output a determination result of the first comparator or a determination result of the second comparator in accordance with a determination result of preceding one bit of the input signal value; a demultiplexer configured to convert an output signal from the selector from serial to parallel; and an offset cancellation circuit connected to a subsequent stage of the demultiplexer and configured to control the first offset cancellation value and the second offset cancellation value in accordance with the determination result of the preceding one bit of the input signal value.
地址 Kawasaki JP
您可能感兴趣的专利