发明名称 SUPPORT FOR IOAPIC INTERRUPTS IN AMBA-BASED DEVICES
摘要 One disclosed computing system comprises a x86 processor, memory, a PCIe root complex (RC), a PCIe bus, and an interconnect chip having a PCIe endpoint (EP) that is connected to the PCIe RC through a PCIe link, the PCIe EP being connected to an AMBA® bus. The interconnect chip may communicate with the IO device via the AMBA® bus in an AMBA® compliant manner and communicate with the host system in a PCIe compliant manner. This communication may include receiving a command from the processor, sending the command to the IO device over the AMBA® bus, receiving a response from the IO device over the AMBA® bus, and sending over the AMBA® bus and the PCIe link one or more DMA operations to the memory. Further communication may include sending an IOAPIC interrupt to the processor of the host system according to PCIe ordering rules.
申请公布号 WO2015077191(A1) 申请公布日期 2015.05.28
申请号 WO2014US66022 申请日期 2014.11.18
申请人 MICROSOFT TECHNOLOGY LICENSING, LLC 发明人 QUACH, NHON;AU, STEPHEN Z.;ZOU, THOMAS;SHARPE, TRACY
分类号 G06F13/40;G06F13/24;G06F13/28 主分类号 G06F13/40
代理机构 代理人
主权项
地址