发明名称 Polar Modulator
摘要 A polar modulator (200) comprises a modulation generator (10) arranged to generate phase modulation data and amplitude modulation data; and a phase modulation stage (20) arranged to generate a phase modulated, PM, carrier signal and a PM clock signal, wherein the PM carrier signal has a PM carrier signal frequency and the PM clock signal has a PM clock signal frequency, and the PM carrier signal frequency is higher than the PM clock signal frequency, the PM carrier signal and the PM clock signal are phase modulated by the phase modulation data, and the phase modulation stage (20) comprises an adjustable delay stage (50) arranged to adjust a relative delay between the PM carrier signal and the PM clock signal to a target value. The polar modulator (200) further comprises a re-timing circuit (40) arranged to generate an amplitude modulation, AM, clock signal by re-timing the PM clock signal with the PM carrier signal; an amplitude modulation stage (30) arranged to employ the AM clock signal to clock the amplitude modulation data into the amplitude modulation stage (30) and arranged to amplitude modulate the PM carrier signal with the amplitude modulation data; an error detection stage (60) arranged to generate an indication of a magnitude of a first deviation of the AM clock signal from a target condition; and a control stage (70) arranged to select the target value of the relative delay by determining, by controlling the adjustment of the relative delay by the adjustable delay stage (50), a first value of the relative delay that maximises the magnitude of the first deviation, and applying an offset to the first value of the relative delay.
申请公布号 US2015139360(A1) 申请公布日期 2015.05.21
申请号 US201314401183 申请日期 2013.06.18
申请人 ST-Ericsson SA 发明人 Visser Hendrik;Heijna Roeland
分类号 H04L27/36;H04B14/00;H04W52/02 主分类号 H04L27/36
代理机构 代理人
主权项 1. A polar modulator comprising: a modulation generator arranged to generate phase modulation data and amplitude modulation data; a phase modulation stage arranged to generate a phase modulated, PM, carrier signal and a PM clock signal, wherein: the PM carrier signal has a PM carrier signal frequency and the PM clock signal has a PM clock signal frequency, and the PM carrier signal frequency is higher than the PM clock signal frequency,the PM carrier signal and the PM clock signal are phase modulated by the phase modulation data, andthe phase modulation stage comprises an adjustable delay stage arranged to adjust a relative delay between the PM carrier signal and the PM clock signal to a target value; a re-timing circuit arranged to generate an amplitude modulation, AM, clock signal by re-timing the PM clock signal with the PM carrier signal; an amplitude modulation stage arranged to employ the AM clock signal to clock the amplitude modulation data into the amplitude modulation stage and arranged to amplitude modulate the PM carrier signal with the amplitude modulation data; an error detection stage arranged to generate an indication of a magnitude of a first deviation of the AM clock signal from a target condition; and a control stage arranged to select the target value of the relative delay by determining, by controlling the adjustment of the relative delay by the adjustable delay stage, a first value of the relative delay that maximizes the magnitude of the first deviation, and applying an offset to the first value of the relative delay.
地址 Plan-les-Ouates CH