发明名称 Low resistance stacked annular contact
摘要 An integrated circuit contains lower components in the substrate, a PMD layer, upper components over the PMD layer, lower contacts in the PMD layer connecting some upper components to some lower components, an ILD layer over the upper components, metal interconnect lines over the ILD layer, and upper contacts connecting some upper components to some metal interconnect lines, and also includes annular stacked contacts of lower annular contacts aligned with upper annular contacts. The lower contacts and upper contacts each have a metal liner and a contact metal on the liner. The lower annular contacts have at least one ring of liner metal and contact metal surrounding a pillar of PMD material, and the upper contacts have at least one ring of liner metal and contact metal surrounding a pillar of ILD material. The annular stacked contacts connect the metal interconnects to the lower components.
申请公布号 US9035458(B2) 申请公布日期 2015.05.19
申请号 US201414158948 申请日期 2014.01.20
申请人 TEXAS INSTRUMENTS INCORPORATED 发明人 Summerfelt Scott Robert;Rahman Hasibur;Campbell John Paul
分类号 H01L21/00;H01L21/8242;H01L21/02;H01L21/108;H01L23/48;H01L23/52;H01L23/528;H01L23/525;H01L21/768;H01L23/485;H01L23/522;H01L27/06 主分类号 H01L21/00
代理机构 代理人 Garner Jacqueline J.;Cimino Frank
主权项 1. An integrated circuit, comprising: a semiconductor substrate; a plurality of lower components disposed in and on said substrate, said lower components including transistors; a pre-metal dielectric (PMD) layer disposed over said lower components and said substrate; lower contacts disposed in said PMD layer, making electrical connections to said lower components and extending to a top surface of said PMD layer, said lower contacts having a metal lower liner on lateral and lower surfaces of said lower contacts and a lower contact metal disposed on said lower liner, said lower contacts including: conventional lower contacts; andannular lower contacts, such that each said annular lower contact is configured in at least one closed-loop annular ring of said lower liner and said lower contact metal, said annular ring surrounding a corresponding pillar of dielectric material of said PMD layer, such that said PMD material pillar has substantially equal length and width, being 1 to 4 times a width of said conventional lower contacts, and a width of said annular ring is 0.75 to 2.5 times said width of said conventional lower contacts; upper components disposed over said PMD layer, wherein at least a portion of said upper components are disposed over, and make electrical connection to top surfaces of, instances of a portion of said lower contacts; an inter-level dielectric (ILD) layer disposed over said upper components and said PMD layer; upper contacts disposed in said ILD layer, aligned with, and making electrical connections to, said upper contacts and extending to a top surface of said ILD layer, said upper contacts having a metal upper liner on lateral and lower surfaces of said upper contacts and an upper contact metal disposed on said upper liner, said upper contacts including: conventional upper contacts, of which a portion are aligned with, and make electrical connection to, corresponding instances of said conventional lower contacts, such that a width of said conventional upper contacts is 75 percent to 125 percent of said width of said conventional lower contacts; andannular upper contacts, such that each said annular upper contact is configured in at least one closed-loop annular ring of said upper liner and said upper contact metal, said annular ring surrounding a corresponding pillar of dielectric material of said ILD layer, such that said ILD material pillar has substantially equal length and width, being 1 to 4 times a width of said conventional upper contacts, and a width of said annular ring is 0.75 to 2.5 times said width of said conventional upper contacts; and a level of metal interconnects disposed over said ILD layer, said metal interconnects having metal interconnect lines which make electrical connections to top surfaces of said conventional stacked contacts and said stacked annular contacts; such that said integrated circuit includes a plurality of annular stacked contacts, an instance of said annular stacked contacts being a combination of an instance of said annular lower contacts electrically connected to a corresponding instance of said annular upper contacts, in which said instance of said annular lower contacts makes electrical connection to an instance of said lower components and said instance of said annular upper contacts makes electrical connection to an instance of said metal interconnect.
地址 Dallas TX US
您可能感兴趣的专利