发明名称 Probeless testing of pad buffers on wafer
摘要 The peripheral circuitry (350, 360, ESD, BH) of an integrated circuit die on a wafer is tested without physically contacting the bond pads of the die.
申请公布号 US9021322(B2) 申请公布日期 2015.04.28
申请号 US201314089069 申请日期 2013.11.25
申请人 Texas Instrument Incorporated 发明人 Whetsel Lee D.
分类号 G01R31/28;G01R31/3177;G01R31/317;G01R31/3185;G11C29/00;G11C29/02;G11C29/48;G11C29/32 主分类号 G01R31/28
代理机构 代理人 Bassuk Lawrence J.;Cimino Frank D.
主权项 1. A semiconductor body having an integrated circuit formed at a surface thereof, the integrated circuit comprising: A. core functional logic having a data lead; B. a data pad, a first test pad, a second test pad, and a third test pad; C. a terminal buffer coupled in a signal path between the data lead and the data pad; D. a first test switch for selectively connecting a first test lead to the signal path between the terminal buffer and the data pad and free of the data pad; E. a second test switch for selectively connecting a second test lead to the signal path between the terminal buffer and the data pad and free of the data pad; F. a third test switch for selectively connecting a third test lead to the signal path between the terminal buffer and the data lead; G. a fourth test switch selectively connecting the first test lead to the first test pad; H. a fifth test switch selectively connecting the second test lead to the second test pad; I. a sixth test switch selectively connecting the third test lead to the third test pad; and J. control circuitry for controlling the operation of the first, second, third, fourth, fifth, and sixth test switches so as to be open in normal operation, and so as to be selectively closed in a test mode.
地址 Dallas TX US
您可能感兴趣的专利