发明名称 プロセス変動バンドを用いた集積回路レイアウト設計法
摘要 A system for analyzing IC layouts and designs by calculating variations of a number of objects to be created on a semiconductor wafer as a result of different process conditions. The variations are analyzed to determine individual feature failures or to rank layout designs by their susceptibility to process variations. In one embodiment, the variations are represented by PV-bands having an inner edge that defines the smallest area in which an object will always print and an outer edge that defines the largest area in which an object will print under some process conditions.
申请公布号 JP5706675(B2) 申请公布日期 2015.04.22
申请号 JP20100261858 申请日期 2010.11.24
申请人 メンター・グラフィクス・コーポレーション 发明人 ファン エー. トレス ロブレス
分类号 G03F1/70;G03F1/36;G06F17/50 主分类号 G03F1/70
代理机构 代理人
主权项
地址