发明名称 Static random access memory circuit with step regulator
摘要 Implementations of the present disclosure involve a circuit and/or method for providing a static random access memory (SRAM) component of a very large scale integration (VLSI) design, such as a microprocessor design. In particular, the present disclosure provides for an SRAM circuit that includes a step voltage regulator coupled to the SRAM circuit and designed to maintain a fixed-value voltage drop across the regulator rather than a fixed voltage across the load of the SRAM circuit. The fixed-value drop across the regulator allows the SRAM circuit to be operated at a low retention voltage to reduce leakage of the SRAM circuit while maintaining the parasitic decoupling capacitance across the power supply from the SRAM circuit to reduce power signal fluctuations. In addition, the regulator circuit coupled to the SRAM circuit may include a switch circuit to control the various states of the SRAM circuit.
申请公布号 US9013943(B2) 申请公布日期 2015.04.21
申请号 US201213683317 申请日期 2012.11.21
申请人 Oracle International Corporation 发明人 Masleid Robert P.
分类号 G11C5/14 主分类号 G11C5/14
代理机构 Polsinelli PC 代理人 Polsinelli PC
主权项 1. A circuit comprising: a power supply comprising a cathode and an anode; a static random access memory circuit comprising an input and an output electrically connected to the anode of the power supply; and a step voltage regulator circuit comprising an input electrically connected to the cathode of the power supply and an output electrically connected to the input of the static random access memory circuit, the step voltage regulator configured to provide a constant voltage drop across the step voltage regulator referenced to a voltage level at the input of the step voltage regulator, the step voltage regulator circuit further comprising: a p-channel field effect transistor (PFET) comprising a source input, gate input and drain output, wherein the source input of the PFET is electrically connected to the cathode of power supply, the drain output of the PFET is electrically connected to the input of the static random access memory circuit; anda switch device comprising at least three inputs and an output, the output of the switch device electrically connected to the gate input of the PFET, a first input of the switch device electrically connected to the drain output of the PFET such that when the switch is in a first configuration, the gate input of the PFET is electrically connected to the drain output of the PFET, a second input of the switch device electrically connected to the cathode of the power supply such that when the switch is in a second configuration, the gate input of the PFET is electrically connected to the cathode of the power supply, and a third input of the switch device electrically connected to the anode of the power supply such that when the switch is in a third configuration, the gate input of the PFET is electrically connected to the anode of the power supply; wherein the voltage across the static random access memory circuit varies with reference to variations of a power signal provided by the power supply.
地址 Redwood City CA US