发明名称 SEMICONDUCTOR DEVICE INCLUDING PLURAL CHIPS STACKED TO EACH OTHER
摘要 A method for reading data from a plurality of DRAM devices connected to common command, address, and data busses. A clock signal is provided to the plurality of DRAM devices. A read command and address to the plurality of DRAM devices on the command and address busses in synchronization with the clock signal. A read clock signal is provided to the plurality of DRAM devices to initiate a read operation in one of the plurality of DRAM devices that is selected by the address. The one DRAM device delays the read clock signal by an amount based on a speed of the one of the plurality of DRAM devices to generate. First delayed read clock and second delayed read clock signals are provided. The read data is received on the data bus in synchronization with the second delayed read clock signal.
申请公布号 US2015092505(A1) 申请公布日期 2015.04.02
申请号 US201414564219 申请日期 2014.12.09
申请人 PS4 LUXCO S.A.R.L. 发明人 KONDO Chikara
分类号 G11C11/409;G11C11/4076 主分类号 G11C11/409
代理机构 代理人
主权项 1. A method for reading data from a plurality of DRAM devices connected to common command, address, and data busses, the method comprising: providing a clock signal to the plurality of DRAM devices; providing a read command and address to the plurality of DRAM devices on the command and address busses in synchronization with the clock signal; providing a read clock signal to the plurality of DRAM devices to initiate a read operation in one of the plurality of DRAM devices that is selected by the address, wherein the one of the plurality of DRAM devices delays the read clock signal by an amount based on a speed of the one of the plurality of DRAM devices to generate a first delayed read clock signal to activate an input of a FIFO receiving read data; delaying the read clock signal by an amount corresponding to a speed of a slowest one of the plurality of DRAM devices to generate a second delayed clock signal; providing the second delayed read clock signal to the plurality of DRAM. devices to initiate a data output operation in the one of the plurality of DRAM devices, wherein the one of the plurality of DRAM devices activates an output of the FIFO to supply the read data to the data bus; and receiving the read data on the data bus in synchronization with the second delayed read clock signal.
地址 Luxembourg LU