发明名称 Diode structure and method for wire-last nanomesh technologies
摘要 In one aspect, a method of fabricating an electronic device includes the following steps. An alternating series of device and sacrificial layers are formed in a stack on an SOI wafer. Nanowire bars are etched into the device/sacrificial layers such that each of the device layers in a first portion of the stack and each of the device layers in a second portion of the stack has a source region, a drain region and a plurality of nanowire channels connecting the source region and the drain region. The sacrificial layers are removed from between the nanowire bars. A conformal gate dielectric layer is selectively formed surrounding the nanowire channels in the first portion of the stack which serve as a channel region of a nanomesh FET transistor. Gates are formed surrounding the nanowire channels in the first and second portions of the stack.
申请公布号 US8994108(B2) 申请公布日期 2015.03.31
申请号 US201313971974 申请日期 2013.08.21
申请人 International Business Machines Corporation 发明人 Chang Josephine B.;Lauer Isaac;Lin Chung-Hsun;Sleight Jeffrey W.
分类号 H01L27/12;H01L29/66;H01L29/78;B82Y99/00 主分类号 H01L27/12
代理机构 Michael J. Chang, LLC 代理人 Percello Louis J.;Michael J. Chang, LLC
主权项 1. An electronic device, comprising: an alternating series of device layers and sacrificial layers in a stack on a semiconductor-on-insulator (SOI) wafer having a SOI layer over a buried oxide (BOX), wherein each of the device layers in at least one first portion and in at least one second portion of the stack has a source region, a drain region and nanowire channels connecting the source region and the drain region; a conformal gate dielectric layer surrounding the nanowire channels in the at least one first portion of the stack which serve as a channel region of a nanomesh field-effect transistor (FET) transistor; a first gate on the conformal gate dielectric layer surrounding the nanowire channels in the at least one first portion of the stack which serve as the channel region of the nanomesh FET transistor in a gate all around configuration; and a second gate surrounding the nanowire channels in the at least one second portion of the stack which serve as a channel region of a nanomesh FET-diode in another gate all around configuration, wherein the conformal gate dielectric is present only in the nanomesh FET transistor such that: i) the conformal gate dielectric separates the first gate from the nanowire channels in the at least one first portion of the stack which serve as the channel region of the nanomesh FET transistor, and ii) the second gate surrounds and is in direct contact with a portion of each of the nanowire channels in the at least one second portion of the stack which serve as the channel region of the nanomesh FET-diode.
地址 Armonk NY US