发明名称 Differential negative impedance converters and inverters with variable or tunable conversion ratios
摘要 A differential circuit topology that produces a tunable floating negative inductance, negative capacitance, negative resistance/conductance, or a combination of the three. These circuits are commonly referred to as “non-Foster circuits.” The disclosed embodiments of the circuits comprises two differential pairs of transistors that are cross-coupled, a load immittance, multiple current sources, two Common-Mode FeedBack (CMFB) networks, at least one tunable (variable) resistance, and two terminals across which the desired immittance is present. The disclosed embodiments of the circuits may be configured as either a Negative Impedance Inverter (NII) or a Negative Impedance Converter (NIC) and as either Open-Circuit-Stable (OCS) and Short-Circuit-Stable (SCS).
申请公布号 US8988173(B2) 申请公布日期 2015.03.24
申请号 US201213441730 申请日期 2012.04.06
申请人 HRL Laboratories, LLC 发明人 Hitko Donald A.;White Carson R.;Yung Michael W.;Matthews David S.;Morton Susan L.;May Jason W.;Colburn Joseph S.
分类号 H03H11/10;H03H11/48 主分类号 H03H11/10
代理机构 Ladas & Parry 代理人 Ladas & Parry
主权项 1. A non-Foster circuit comprising: two differential pairs of transistors that are cross-coupled, each transistor of said two differential pairs of transistors having a pair of current carrying electrodes and a control electrode, the control electrodes of the transistors in a first one of said two differential pairs of transistors being coupled to one of the current carrying electrodes of the transistors in a second one of said two differential pairs of transistors, the control electrodes of the transistors in the second one of said two differential pairs of transistors being coupled to one of the current carrying electrodes of the transistors in the first one of said two differential pairs of transistors; a load immittance coupled to one of the current carrying electrodes of each of the transistors in said first one of said differential pair of transistors and a first control resistance coupled to another one of the current carrying electrodes of each of the transistors in said first one of said differential pair of transistors; current sources for supplying a flow of current to at least one of the current carrying electrodes of each of the transistors in said two differential pairs of transistors; two common-mode feedback networks, each common-mode feedback network being coupled to current carrying electrodes of the transistors of one of the two differential pairs of transistors; and terminals across which a desired immittance is generated, the terminals being coupled to one of the current carrying electrodes of each of the transistors in said second one of said differential pair of transistors and a second control resistance coupled to another one of the current carrying electrodes of each of the transistors in said second one of said differential pair of transistors, a function based at least in part on a product of the resistances of the first and second control resistances setting a conversion ratio between the load immittance and the desired immittance.
地址 Malibu CA US
您可能感兴趣的专利