发明名称 半導体記憶装置及びそのリード待ち時間調整方法、メモリシステム、並びに半導体装置
摘要 <p>A semiconductor memory device operates in synchronization with a system clock, without using a synchronous circuit such as a DLL or a PLL. The semiconductor memory device includes a synchronous circuit for generating output signals phase aligned with the system clock, a synchronous circuit selection circuit that performs switching between a synchronous circuit selection mode and a synchronous circuit non-selection mode, and a reference edge specifying register that specifies an edge of an internal clock which serves as a reference for outputting read data in the synchronous circuit non-selection mode. In the synchronous circuit selection mode, the read data is output by adjusting a phase deviation of the internal clock with respect to the system clock, using the synchronous circuit. In the synchronous circuit non-selection mode, the read data is output in synchronization with the internal clock, without using the synchronous circuit. For a delay of the internal clock with respect to the system clock, the edge of the internal clock used as the reference is adjusted by the reference edge specifying register. Then, even if the synchronous circuit is not used, a large timing deviation does not thereby occur.</p>
申请公布号 JP5687412(B2) 申请公布日期 2015.03.18
申请号 JP20090007829 申请日期 2009.01.16
申请人 发明人
分类号 G11C11/401;G11C11/407;G11C11/4076 主分类号 G11C11/401
代理机构 代理人
主权项
地址
您可能感兴趣的专利