发明名称 ASYNCHRONOUS PROGRAMMABLE JTAG-BASED INTERFACE TO DEBUG ANY SYSTEM-ON-CHIP STATES, POWER MODES, RESETS, CLOCKS, AND COMPLEX DIGITAL LOGIC
摘要 <p>An asynchronous debug interface is disclosed that allows TAG agents, JTAG-based debuggers, firmware, and software to debug, access, and override any functional registers, interrupt registers, power/clock gating enables, etc., of core logic being tested. The asynchronous debug interface works at a wide range of clock frequencies and allows read and write transactions to take place on a side channel, as well as within the on chip processor fabric without switching into a debug or test mode. The asynchronous debug interface works with two-wire and four-wire JTAG controller configurations, and is compliant with IEEE standards, such as 1149.1, 1149.7, etc., and provides an efficient and seamless way to debug complex system-on-chip states and system-on-chip products.</p>
申请公布号 EP2845102(A1) 申请公布日期 2015.03.11
申请号 EP20120872500 申请日期 2012.03.25
申请人 INTEL CORPORATION 发明人 LINGANNAGARI, HANMANTH;KARIGHATTAM,VASAN
分类号 G06F11/22;G06F11/267;G06F11/36 主分类号 G06F11/22
代理机构 代理人
主权项
地址