发明名称 Clock synchronizer for aligning remote devices
摘要 <p>Various aspects of the present disclosure are directed apparatuses and methods including a first phase locked loop (PLL) circuit and a second PLL circuit. The first PLL circuit receives a carrier signal that is transmitted over a communications channel from a non-synchronous device, and generates a PLL-PLL control signal. The second PLL circuit receives a stable reference-oscillation signal, and, in response to the PLL-PLL control signal indicating a frequency offset, adjusts a fractional divider ratio of the second PLL circuit. The first PLL circuit and the second PLL circuit are configured to produce an output frequency signal that is synchronous to the carrier signal.</p>
申请公布号 EP2843840(A1) 申请公布日期 2015.03.04
申请号 EP20140176889 申请日期 2014.07.14
申请人 NXP B.V. 发明人 VERLINDEN, JOS;VAN DE BEEK, REMCO CORNELIS HERMAN
分类号 H03L7/099;H03L7/14;H03L7/23 主分类号 H03L7/099
代理机构 代理人
主权项
地址