发明名称 Apparatuses and methods including error correction code organization
摘要 Some embodiments include apparatuses and methods having first memory cells, a first access line configured to access the first memory cells, second memory cells, and a second access line configured to access the second memory cells. One of such apparatuses can include a controller configured to cause data to be stored in a memory portion of the first memory cells, to cause a first portion of an error correction code associated with the data to be stored in another memory portion of the first memory cells, and to cause a second portion of the error correction code to be stored in the second memory cells. Other embodiments including additional apparatuses and methods are described.
申请公布号 US8954825(B2) 申请公布日期 2015.02.10
申请号 US201213413363 申请日期 2012.03.06
申请人 Micron Technology, Inc. 发明人 Radke William Henry
分类号 G11C29/42;G11C29/54 主分类号 G11C29/42
代理机构 Schwegman Lundberg & Woessner, P.A. 代理人 Schwegman Lundberg & Woessner, P.A.
主权项 1. An apparatus comprising: first memory cells; a first access line configured to access the first memory cells; second memory cells; a second access line configured to access the second memory cells; and a controller used to cause data to be stored in a first memory portion of the first memory cells, to cause additional data to be stored in a first memory portion of the second memory cells, to cause at least a portion of an error correction code associated with the additional data to be stored in a second memory portion of the second memory cells, to cause a first portion of an error correction code associated with the data to be stored in a second memory portion of the first memory cells, and to cause a second portion of the error correction code associated with the data to be stored in a third memory portion of the second memory cells, wherein the controller is configured to cause the at least a portion of the error correction code associated with second data to be stored in the second memory portion of the second memory cells concurrently with storing of the second portion of the error correction code associated with the data in the third memory portion of the second memory cells.
地址 Boise ID US