发明名称 Methods of manufacturing integrated circuits having FinFET structures with epitaxially formed source/drain regions
摘要 Methods of manufacturing semiconductor integrated circuits having FinFET structures with epitaxially formed source and drain regions are disclosed. For example, a method of fabricating an integrated circuit includes forming a plurality of silicon fin structures on a semiconductor substrate, forming disposable spacers on vertical sidewalls of the fin structures, and depositing a silicon oxide material over the fins and over the disposable spacers. The method further includes anisotropically etching at least one of the fin structures and the disposable spacers on the sidewalls of the at least one fin structure, thereby leaving a void in the silicon oxide material, and etching the silicon oxide material and the disposable spacers from at least one other of the fin structures, while leaving the at least one other fin structure un-etched. Still further, the method includes epitaxially growing a silicon material in the void and on the un-etched fin structure. An un-merged source/drain region is formed in the void and a merged source/drain region is formed on the un-etched fin structure.
申请公布号 US8946029(B2) 申请公布日期 2015.02.03
申请号 US201213674142 申请日期 2012.11.12
申请人 GLOBALFOUNDRIES, Inc. 发明人 Wong Hoong Shing;Chi Min-hwa
分类号 H01L29/78 主分类号 H01L29/78
代理机构 Ingrassia Fisher & Lorenz, P.C. 代理人 Ingrassia Fisher & Lorenz, P.C.
主权项 1. A method of fabricating an integrated circuit comprising: forming a plurality of silicon fin structures on a semiconductor substrate; forming disposable spacers on vertical sidewalls of the fin structures; depositing a silicon oxide material over the fins and over the disposable spacers; forming a first patterned masking layer over the silicon oxide material, wherein regions over fins that are desired to have un-merged source/drain regions are left un-masked; subsequent to forming the first patterned masking layer, anisotropically etching at least one of the fin structures and the disposable spacers on the sidewalls of the at least one fin structure, thereby leaving a void in the silicon oxide material; forming a second patterned masking layer over the silicon oxide material, wherein regions over fins that are desired to have merged source/drain regions are left un-masked; subsequent to forming the second patterned masking layer, etching the silicon oxide material and the disposable spacers from at least one other of the fin structures, while leaving the at least one other fin structure un-etched; and epitaxially growing a doped silicon material in the void and on the un-etched fin structure, wherein an un-merged source/drain region is formed in the void and a merged source/drain region is formed on the un-etched fin structure, wherein the method steps, with the exception of forming the plurality of fin structures, are integrated into a conventional FinFET process flow by replacing conventional p-type/n-type epitaxial source/drain formation steps with said method steps.
地址 Grand Cayman KY