发明名称 Inverted thin channel mosfet with self-aligned expanded source/drain
摘要 After formation of a gate electrode, a source trench and a drain trench are formed down to an upper portion of a bottom semiconductor layer having a first semiconductor material of a semiconductor-on-insulator (SOI) substrate. The source trench and the drain trench are filled with at least a second semiconductor material that is different from the first semiconductor material to form source and drain regions. A planarized dielectric layer is formed and a handle substrate is attached over the source and drain regions. The bottom semiconductor layer is removed selective to the second semiconductor material, the buried insulator layer, and a shallow trench isolation structure. The removal of the bottom semiconductor layer exposes a horizontal surface of the buried insulator layer present between source and drain regions on which a conductive material layer is formed as a back gate electrode.
申请公布号 US8946007(B2) 申请公布日期 2015.02.03
申请号 US201313762044 申请日期 2013.02.07
申请人 International Business Machines Corporation 发明人 Doris Bruce B.;Cheng Kangguo;Khakifirooz Ali;La Tulipe, Jr. Douglas C.
分类号 H01L21/00;H01L29/66;H01L21/74;H01L29/78;H01L27/12 主分类号 H01L21/00
代理机构 Scully, Scott, Murphy & Presser, P.C. 代理人 Scully, Scott, Murphy & Presser, P.C. ;Schnurmann H. Daniel
主权项 1. A method of manufacturing a semiconductor structure comprising: forming a gate stack comprising a gate dielectric, a gate electrode, and a gate cap dielectric on a top semiconductor layer of a semiconductor-on-insulator (SOI) substrate, said SOI substrate further comprising a bottom semiconductor layer having a first semiconductor material and a buried insulator layer; forming a source trench and a drain trench through said top semiconductor layer, said buried insulator layer, and a portion of said bottom semiconductor layer, said source trench and said drain trench abutting said gate stack; forming a source region and a drain region by depositing at least a second semiconductor material that is different from said first semiconductor material in said source trench and said drain trench, wherein said source region has a surface in contact with a portion of said bottom semiconductor layer in said source trench, and wherein said drain region has a surface in contact with another portion of said bottom semiconductor layer in said drain trench; removing said bottom semiconductor layer selective to each of said second semiconductor material and said buried insulator layer to expose said surface of said source region, said surface of said drain region, and a horizontal surface of a remaining portion of said buried insulator layer; forming a dielectric spacer on each of sidewalls of said source region and said drain region, wherein said dielectric spacer contacts said horizontal surface of said remaining portion of said buried insulator layer; depositing a conductive material layer directly on said horizontal surface of said remaining portion of said buried insulator layer, a surface of each dielectric spacer, said surface of said source region, and said surface of said drain region; planarizing said conductive material layer to expose said surface of said source region and said surface of said drain region; and vertically recessing said planarized conductive material layer such that a topmost surface of a remaining portion of said conductive material layer is below said surface of said source region and said surface of said drain region, wherein said remaining portion of said conductive material layer constitutes a back gate electrode contacting said horizontal surface of said remaining portion of said buried insulator layer.
地址 Armonk NY US