发明名称 Memory card for storing and transmitting data
摘要 A memory card includes a control chip, a buffer, a NAND gate, and an inverter. The memory card has a first surface and a second surface opposite to the first surface. A first group of conductive pins is located on the first surface, and connected to the buffer through a first channel. A second group of conductive pins is located on the second surface, and connected to the buffer through a second channel. An order of pins of the first group of conductive pins located on the first surface from left to right is the same as an order of pins of the second group of conductive pins located on the second. The buffer is electrically connected to the control chip. Data can be transmitted between the first group of conductive pins or the second group of conductive pins and the control chip through the buffer.
申请公布号 US8947945(B2) 申请公布日期 2015.02.03
申请号 US201313920059 申请日期 2013.06.17
申请人 Hong Fu Jin Precision Industry (ShenZhen) Co., Ltd.;Hon Hai Precision Industry Co., Ltd. 发明人 Ma Song;Pang Wei
分类号 G11C16/06;G11C16/04 主分类号 G11C16/06
代理机构 Novak Druce Connolly Bove + Quigg LLP 代理人 Novak Druce Connolly Bove + Quigg LLP
主权项 1. A memory card, comprising: a first surface; a second surface opposite to the first surface; a first group of conductive pins set on the first surface; a second group of conductive pins set on the second surface; a buffer connected to the first group of conductive pins through a first channel and connected to the second group of conductive pins through a second channel; a NAND gate comprising a first input connected to a ground pin of the first group of conductive pins, a second input, and an output connected to the buffer; an inverter connected between a ground pin of the second group of conductive pins and the second input of the NAND gate; a storage medium connected to the buffer; and a control chip connected between the buffer and the storage medium, to control data transmission between the buffer and the storage medium; wherein an order of pins of the first group of conductive pins located on the first surface from left to right is same with an order of pins of the second group of conductive pins located on the second surface from left to right; the output of the NAND gate is connected to an enable pin of the buffer; when the enable pin of the buffer receives a high level signal outputted from the NAND gate, the first channel is turned on, and data is transmitted between the buffer and the first group of conductive pins; when the enable pin of the buffer receives a low level signal outputted from the NAND gate, the second channel is turned on, and data is transmitted between the buffer and the second group of conductive pins.
地址 Shenzhen CN