发明名称 SHIFT REGISTER, DRIVER CIRCUIT AND DISPLAY DEVICE
摘要 A shift register is configured so that each of first and second intermediate stages includes (i) a first input terminal supplied with a clock signal, (ii) a second input terminal supplied with a clock signal different in phase from the clock signal supplied to the first input terminal, (iii) an output terminal connected to the first input terminal via an output transistor, and (iv) a setting circuit, which is connected to the second input terminal and the output transistor, for setting an electric potential of a control terminal of the output transistor, the second intermediate stage includes a control circuit which is (i) connected to the setting circuit of the second intermediate stage and (ii) supplied with a control signal, an operation period (i) starts at a time when a shift start signal supplied to an initial stage is activated and (ii) ends at a time when an output of a final stage changes from activation to inactivation, and when the clock signal supplied to the first input terminal of the second intermediate stage is initially activated after the operation period starts, the clock signal supplied to the second input terminal of the second intermediate stage is inactive.
申请公布号 EP2827335(A1) 申请公布日期 2015.01.21
申请号 EP20130760746 申请日期 2013.03.05
申请人 SHARP KABUSHIKI KAISHA 发明人 HORIUCHI, SATOSHI;TANAKA, SHINYA;TAGAWA, AKIRA;IWASE, YASUAKI;MIZUNAGA, TAKAYUKI;IWAMOTO, AKIHISA
分类号 G11C19/28;G02F1/133;G09G3/20;G09G3/36;G11C19/00 主分类号 G11C19/28
代理机构 代理人
主权项
地址