发明名称 Endoscope system
摘要 An endoscope system includes an endoscope including a CCD for generating an image pickup signal, and a processor including a video processing circuit. The processor includes: a VCXO that generates a reference clock signal; a PLL circuit that synchronizes a phase of the image pickup signal to be inputted and a phase of the reference clock signal; a synchronization detection circuit that detects whether the phase of the image pickup signal synchronizes with the phase of the reference clock signal; and a multiplexer that controls the video processing circuit, on the basis of the detection result by the synchronization detection circuit, to cause the video processing circuit to output a predetermined video when a non-phase-synchronized state is detected, and to cause the video processing circuit to output a video signal obtained by processing the image pickup signal by the video processing circuit when a phase-synchronized state is detected.
申请公布号 US8934004(B2) 申请公布日期 2015.01.13
申请号 US201313872218 申请日期 2013.04.29
申请人 Olympus Medical Systems Corp. 发明人 Komine Hitoshi;Fujimoto Takehide
分类号 H04N9/47;H04N7/18;A62B1/04;A61B1/04;A61B1/00;A61B1/045;G02B23/24;H04N5/232;H04N5/225;H04N5/04;H04N5/376 主分类号 H04N9/47
代理机构 Scully, Scott, Murphy & Presser, P.C. 代理人 Scully, Scott, Murphy & Presser, P.C.
主权项 1. An endoscope system comprising: an endoscope comprising an image pickup device configured to pick up an image of a subject and to generate an image pickup signal based on the picked up image of the subject; a processor comprising: a signal processing circuit configured to perform signal processing on the image pickup signal;a voltage-controlled oscillator configured to generate a reference clock signal as a reference of a sampling pulse for sampling the image pickup signal;a phase-locked loop circuit configured to synchronize a phase of the image pickup signal with a phase of the reference clock signal;a pull-in detection circuit configured to: detect whether the phase of the image pickup signal and the phase of the reference clock signal are synchronized with each other by the phase-locked loop circuit,output a lock signal when it is detected that the phase of the image pickup signal and the phase of the reference clock signal are synchronized with each other, andoutput an unlock signal when it is detected that the phase of the image pickup signal and the phase of the reference clock signal are not synchronized with each other; anda multiplexer configured to: control the signal processing circuit to output a predetermined video in response to the unlock signal when it is detected that the phase of the image pickup signal and the phase of the reference clock signal are not synchronized with each other, andcontrol the signal processing circuit to output a video signal obtained by processing the image pickup signal by the signal processing circuit in response to the lock signal when it is detected that the phase of the image pickup signal and the phase of the reference clock signal are synchronized with each other; and a delay circuit configured to delay the lock signal outputted from the pull-in detection circuit and indicating that the phase of the image pickup signal and the phase of the reference clock signal are synchronized with each other, by a predetermined time period, and to output the delayed lock signal to the multiplexer, wherein the multiplexer implements a switching section configured to switch between: non-input of the image pickup signal to the signal processing circuit in response to the unlock signal, andinput of the image pickup signal to the signal processing circuit in response to the delayed lock signal, and wherein the switching section is configured to output: a dummy signal to the signal processing circuit in response to the unlock signal, andthe image pickup signal to the signal processing circuit in response to the delayed lock signal.
地址 Tokyo JP
您可能感兴趣的专利