发明名称 Method of fabricating semiconductor device having dual gate
摘要 A method of fabricating a semiconductor device having a dual gate allows for the gates to have a wide variety of threshold voltages. The method includes forming a gate insulation layer, a first capping layer, and a barrier layer in the foregoing sequence across a first region and a second region on a substrate, exposing the gate insulation layer on the first region by removing the first capping layer and the barrier layer from the first region, forming a second capping layer on the gate insulation layer in the first region and on the barrier layer in the second region, and thermally processing the substrate on which the second capping layer is formed. The thermal processing causes material of the second capping layer to spread into the gate insulation layer in the first region and material of the first capping layer to spread into the gate insulation layer in the second region. Thus, devices having different threshold voltages can be formed in the first and second regions.
申请公布号 US8932922(B2) 申请公布日期 2015.01.13
申请号 US201113116045 申请日期 2011.05.26
申请人 Samsung Electronics Co., Ltd. 发明人 Na Hoon-joo;Shin Yu-gyun;Park Hong-bae;Cho Hag-ju;Hong Sug-hun;Hyun Sang-jin;Hong Hyung-seok
分类号 H01L21/8238;H01L29/51;H01L21/28 主分类号 H01L21/8238
代理机构 Volentine & Whitt, PLLC 代理人 Volentine & Whitt, PLLC
主权项 1. A method of fabricating a semiconductor device having a dual gate, the method comprising: forming, sequentially, a gate insulation layer, a first capping layer, and a barrier layer each across NMOS and PMOS regions on a substrate; removing the first capping layer and the barrier layer from the NMOS region to expose the gate insulation layer in the NMOS region; forming a second capping layer on the gate insulation layer in the NMOS region and on the barrier layer in the PMOS region; thermally processing the substrate while the barrier layer remains on the first capping layer in the PMOS region and the second capping layer remains on the barrier layer in the PMOS region and on the gate insulation layer in the NMOS region, such that material of the second capping layer spreads into the gate insulation layer in the NMOS region to form a NMOS gate insulation layer, and material of the first capping layer spreads into the gate insulation layer in the PMOS region to form a PMOS gate insulation layer, wherein the barrier layer is formed of material that prevents material of the second capping layer from spreading into the gate insulation layer in the PMOS region during the thermal processing; removing the second capping layer from the PMOS region after the thermal processing of the substrate has been carried out; forming a gate electrode layer on the NMOS gate insulation layer in the NMOS region and the barrier layer in the PMOS region; etching the gate electrode layer and the NMOS gate insulation layer to form a first gate in the NMOS region; and etching the gate electrode layer, the barrier layer and the PMOS gate insulation layer to form a second gate in the PMOS region.
地址 Suwon-si, Gyeonggi-do KR